# NANO LETTERS

# Self-Aligned Nanotube–Nanowire Phase Change Memory

Feng Xiong,<sup>†,‡,§</sup> Myung-Ho Bae,<sup>†,‡,⊥,#</sup> Yuan Dai,<sup>†,‡,#</sup> Albert D. Liao,<sup>†,‡</sup> Ashkan Behnam,<sup>†,‡</sup> Enrique A. Carrion,<sup>†,‡</sup> Sungduk Hong,<sup>†,‡</sup> Daniele Ielmini,<sup>||</sup> and Eric Pop<sup>\*,†,‡,§</sup>

<sup>†</sup>Micro and Nanotechnology Lab, <sup>‡</sup>Department of Electrical and Computer Engineering, and <sup>§</sup>Beckman Institute, University of Illinois, Urbana–Champaign, Illinois 61801, United States

<sup>II</sup>Dipartimento di Elettronica e Informazione, Politecnico di Milano, 20133 Milano, Italy

**(5)** Supporting Information

**ABSTRACT:** A central issue of nanoelectronics concerns their fundamental scaling limits, that is, the smallest and most energy-efficient devices that can function reliably. Unlike charge-based electronics that are prone to leakage at nanoscale dimensions, memory devices based on phase change materials (PCMs) are more scalable, storing digital information as the crystalline or amorphous state of a material. Here, we describe a novel approach to self-align PCM nanowires with individual carbon nanotube (CNT) electrodes for the first time. The highly scaled and spatially confined memory devices approach the ultimate scaling limits of PCM technology, achieving ultralow programming currents



(~0.1  $\mu$ A set, ~1.6  $\mu$ A reset), outstanding on/off ratios (~10<sup>3</sup>), and improved endurance and stability at few-nanometer bit dimensions. In addition, the powerful yet simple nanofabrication approach described here can enable confining and probing many other nanoscale and molecular devices self-aligned with CNT electrodes.

**KEYWORDS:** Phase change memory, nanowire, self-aligned, carbon nanotube, interconnects

omputing and data storage based on spin,<sup>1,2</sup> resistive switch-ing,<sup>3,4</sup> or phase change<sup>5-13</sup> have received considerable attention as charge-based electronics approach their fundamental scaling limits, particularly due to charge leakage and power dissipation issues.<sup>14</sup> Phase-change materials (PCMs), such as the chalcogenide  $Ge_2Sb_2Te_5$  (GST), are particularly interesting for applications in electrical or optical data storage $^{5-13}$  and reconfigurable electronics.<sup>15</sup> Unlike conventional charge-based electronics, PCM-based devices store data as the state of the material that can be reversibly switched between a high-resistance amorphous and a low-resistance crystalline phase. This behavior renders them immune to leakage as nonvolatile memory for lowpower electronics, and relatively impervious to radiation damage for remote terrestrial or space applications. PCM switching is induced by Joule heating through voltage pulses for electrically programmable PCM devices.<sup>6-13</sup> However, such devices have historically required relatively high-programming current (0.1-0.5 mA) and power ( $\sim 0.5$  mW).<sup>6,7</sup> To address this challenge, the dimensions of the programmable bit could be reduced by laterally confining<sup>16</sup> it into nanowires  $(NWs)^{8-10}$  or by contacting it with ultrasharp electrodes like carbon nanotubes (CNTs).<sup>11–13</sup> NWs confine the bit in the cross-plane perpendicular to the current flow, while CNTs can contact very small bit dimensions commensurate with their  $\sim 2$  nm diameter.

In this study, we present a method to self-align PCM nanowires with CNT electrodes for the first time, achieving confinement of highly scaled PCM bits in three dimensions. Such devices display ultralow power operation and electrical characteristics (e.g., on/off ratio) that approach the fundamental scaling limits of the PCM. The simple nanofabrication technique does not require lithography to self-align PCM nanowires with CNT electrodes and can be easily adapted to confine and probe many other nanoscale materials and devices.

Figure 1 presents a schematic of our approach and atomic force microscopy (AFM) images of a device at different fabrication stages. We begin with a CNT spanning two Pd electrodes<sup>17,18</sup> on a SiO<sub>2</sub>/Si substrate, as shown in Figure 1a,b and further described in the Methods and Supporting Information. CNTs are either single-wall (metallic or semiconducting) or small-diameter (d < 5 nm) multiwall, and both types can be used in the fabrication and devices described here. We spin a thin layer of polymethyl methacrylate (PMMA), typically  $\sim$ 50 nm onto the device (Figure 1c). We then apply a voltage across the Pd pads in vacuum ( $\sim 10^{-5}$  Torr), flowing current through the CNT such that localized Joule heating along its length<sup>13,17</sup> causes the PMMA covering it to evaporate,<sup>19,20</sup> leaving behind a narrow trench self-aligned with the CNT (Figure 1d,e). This process is done in vacuum to prevent electrical breakdown of CNTs at this stage, since the breakdown voltage of CNTs in vacuum is typically a factor of  $2-3\times$  greater than in air for a given CNT length.<sup>17</sup>

We then create a nanogap (~20–150 nm) in the exposed CNT by electrical breakdown<sup>11,17</sup> at high bias in air under Ar flow (Figure 1f). The size of this nanogap can be controlled by

```
Received: October 15, 2012
Revised: December 20, 2012
Published: December 21, 2012
```

ACS Publications © 2012 American Chemical Society



**Figure 1.** Schematics and atomic force microscopy (AFM) imaging of self-aligned device. (a) CNT between two Pd electrodes. (b) False color AFM of a CNT with length  $L \approx 3.1 \,\mu$ m and diameter  $d \approx 2.2 \,$  nm. (c) The CNT device is coated with a thin layer (~50 nm) of PMMA. (d) Current flow in the CNT leads to Joule heating and nanotrench formation along it as the PMMA evaporates; this procedure is performed in vacuum ( $10^{-5}$  Torr) to prevent CNT breakdown. (e) AFM imaging of nanotrench (~90 nm wide) in PMMA. Inset shows nanotrench is visible under the optical microscope, enabling quick and easy detection. (f) CNT nanogap is formed by electrical cutting under Ar/O<sub>2</sub> flow, which enables localized breakdown by oxidation. (g) PCM deposition covers the device and fills the nanogap and nanotrench. (h,i) AFM imaging and schematic of self-aligned NW with CNT electrodes obtained after PMMA lift-off. Some devices were further encapsulated with a ~10 nm layer of evaporated SiO<sub>2</sub>.

the partial pressure of  $Ar/O_2$  available,<sup>21</sup> although nanogaps can also be created by other techniques such as electron-beam "cutting" of CNTs, for higher throughput.<sup>22</sup> We then sputter ~10 nm of GST over the device, filling the nanogap and nanotrench as shown in Figure 1g. We lift-off the remaining PMMA (see Methods), leaving behind a GST NW that spans the nanogap and is perfectly aligned with the CNT electrodes (Figure 1h,i). The memory bit is formed by the small amount of GST confined longitudinally in the nanogap and laterally by the NW width. Most devices were capped with ~10 nm evaporated SiO<sub>2</sub> to protect the GST from oxidation; some were left uncapped to characterize the effect of this encapsulation on device reliability at such diminutive bit dimensions.

The AFM image and electrical characteristics of several devices are shown in Figure 2 (also see Supporting Information Figure S5). Figure 2b shows current–voltage (I-V) characteristics under DC current sweep, demonstrating memory SET switching from the high resistance amorphous phase ( $R_{OFF} \approx 2.5 \text{ G}\Omega$ ) to the low-resistance crystalline phase ( $R_{ON} \approx 1.3 \text{ M}\Omega$ ). The SET switching is initiated at a threshold voltage ( $V_{\rm T}$ ) through a field-induced transition of the amorphous phase;<sup>23</sup> Joule heating then crystallizes the bit at ~150 °C into the conductive state. The device  $V_{\rm T}$  decreases by 20–30% after the first few switching cycles (Figure 2b and Supporting Information Figure S6), which is consistent with previous reports.<sup>11,12</sup> This "burn-in" is beneficial as it stabilizes the memory bit and allows lower power operation in the long run. Reversible memory switching is achieved with pulsed operation

and shown in Figure 2c. The bit is reamorphized (RESET) with a current pulse which heats up the crystalline GST (c-GST) to its melting point (~620 °C) then quenches it back to a disordered amorphous GST (a-GST) state during the short falling edge of the pulse. This device has  $R_{\rm OFF}/R_{\rm ON} \approx 2000$ , effectively approaching the intrinsic resistivity ratio of a-GST and c-GST ( $\rho_{\rm a}/\rho_{\rm c} \approx 10^3 - 10^4$ ) much closer than previously possible.<sup>11,12</sup>

The self-aligned structure presents several benefits allowing us to approach the fundamental limits of switching in such small PCM bits. The narrow constriction of the self-aligned NW (Figure 2a inset) enables the ultrahigh off/on ratio by eliminating parasitic leakage paths around the small PCM bit. The NW constriction also improves device endurance (Figure 2d) compared to previous results with CNT electrodes,<sup>11,12</sup> by limiting the size of the so-called crystalline "halo" that can form around the bit region<sup>24</sup> after several switching events. The programming currents are reduced by ~100× compared to industrial state of the art<sup>16,25</sup> by the use of CNT electrodes which have much smaller diameter (~2 nm) than typical metal electrodes (~20–80 nm); in addition, the combination of CNT electrodes and narrow NW constriction further reduces programming current by 3–5× with respect to devices which utilized CNT electrodes alone.<sup>11</sup>

Figure 2e shows that both memory states are stable under constant 1 V readout for  $10^4$  s at room temperature (Figure 2e), equivalent to  $10^{11}$  cycles of 100 ns read operations. Another important figure of merit for PCM devices is their stability over time, *t*; the a-GST resistance can drift as  $R(t) = R(t_0)(t/t_0)^{\alpha}$  likely



Figure 2. Device electrical characteristics. (a) AFM image of a self-aligned NW with CNT electrodes of  $d \approx 2.5$  nm. The GST nanowire is ~40 nm wide, ~10 nm tall, and capped by ~10 nm SiO<sub>2</sub>. The nanogap size is difficult to measure within the nanotrench by AFM but can be estimated from the threshold field<sup>11</sup> (~50–100 V/µm) and the threshold voltage (~3 V) to be ~30–60 nm. Inset zoom-in shows the nanogap region (scale bar 150 nm). (b) Electrical characteristics of the 1st, 10th, and 100th SET switch, showing the threshold voltage stabilizes at  $V_T \approx 3.2$  V. (c) Resistance switching after a series of current pulses with increasing amplitude. SET (RESET) pulses have 300 ns (100 ns) width and rising (falling) edges of 50 ns (2 ns). The SET (RESET) current is ~0.4 µA (~1.9 µA). The ratio  $R_{OFF}/R_{ON} = 2.5 \text{ G}\Omega/1.3 \text{ M}\Omega$ , nearly ~2000×. (d) Endurance test over nearly 1500 cycles of operation. (e) On and off states are stable for 10<sup>4</sup> s under a constant 1 V readout, equivalent to 10<sup>11</sup> read operations with 100 ns pulses. (f) Normalized resistance drift in off-state after reamorphization without (blue squares) and with (red squares) SiO<sub>2</sub> capping. The solid and dashed linear fit shows drift coefficient  $\alpha \approx 0.006$  and 0.062, respectively. Panels (b–e) are from the same device; panels (a,f) are from other representative devices.

due to structural relaxation<sup>26–28</sup> with typical drift coefficient  $\alpha = 0.05-0.1$ . In Figure 2f, we find that the drift coefficient of a self-aligned NW without capping is extremely low (~0.006), and it is slightly higher (~0.062) with ~10 nm of SiO<sub>2</sub> encapsulation, which is consistent with previous findings.<sup>26</sup> The higher drift slope could be due to enhanced mechanical stress in the encapsulated NW<sup>26</sup> or to a change in GST composition affecting the band structure and the drift properties.<sup>28</sup> Coupled with the extremely high off/on ratio, such low drift coefficients could enable multilevel memory applications even at the most reduced bit dimensions.<sup>67</sup>

Figure 3a displays the measured  $R_{\rm ON}$  and  $R_{\rm OFF}$  of all selfaligned devices vs threshold voltage, chosen as the stable  $V_{\rm T}$ after "burn-in" of the first cycles. Out of 102 devices measured, two exhibited  $R_{\rm OFF}/R_{\rm ON} \sim 2000$ , approximately ten had  $R_{\rm OFF}/R_{\rm ON} > 1000$ , and the overall average was  $R_{\rm OFF}/R_{\rm ON} \approx 452$  (see histogram in Supporting Information Figure S7). The measured resistance is effectively that of the PCM bit in the nanogap, which is more resistive than the CNT electrodes regardless of phase. Thus, we can expect a linear scaling of *R* versus  $V_{\rm T}$ , both being proportional to the nanogap size formed between the CNT electrodes,<sup>11,23</sup> as explained below.

The solid (dashed) line in Figure 3a is a linear fit of  $R_{\rm ON}$  ( $R_{\rm OFF}$ ) versus  $V_{\rm T}$  with a slope 0.5 M $\Omega$ /V (110 M $\Omega$ /V) and intercept 725 k $\Omega$  (630 M $\Omega$ ). The *y*-intercept of the on-state is the average parasitic series resistance ( $R_{\rm S}$ ) introduced by the CNT, the CNT-GST contacts, and CNT-Pd contacts. We found  $R_{\rm S} \approx 725$  k $\Omega$  for the on-state, which is larger than the typical resistance of our CNTs before processing (~100 k $\Omega$ ).<sup>13,17</sup> This suggests that the GST deposition introduces some CNT defects,<sup>13</sup> and that both CNT-Pd and CNT-GST contact resistances could be improved, leading to potentially higher and more consistent  $R_{\rm OFF}/R_{\rm ON}$  ratios. The presence of these series resistance components also explains some of the variability seen between our different devices (Figure 3a and Supporting Information Figure S7), which could be better controlled in

future work by using gentler GST deposition techniques (e.g., by atomic layer deposition<sup>29</sup>) and by improving the CNT contacts to GST and to metal electrodes.

The slope of the linear fits in Figure 3a can be used to estimate the approximate bit cross-sectional area A as follows. The measured resistance of the bit from pad-to-pad is

$$R_{\rm ON,OFF} = R_{\rm S} + \rho_{\rm c,a} \frac{L}{A} \tag{1}$$

where  $R_S$  was defined above,  $\rho_{c,a}$  is the resistivity of the GST bit (crystalline or amorphous), and *L* and *A* are the length of the PCM bit (the nanogap size) and its effective cross-section, respectively. We note that this effective cross-section is not necessarily the NW cross-section, nor the CNT cross-section, but most likely lies between the two. We can also express the measured threshold voltage as

$$V_{\rm T} = FL + IR_{\rm S} \tag{2}$$

where  $F \sim 50-100 \text{ V}/\mu\text{m}$  is the threshold field for switching in the nanogap<sup>11</sup> and  $IR_S$  is the total parasitic voltage drop at the threshold point. Hence, we can obtain a simple expression linking the measured  $R_{\text{ON,OFF}}$  and  $V_{\text{T}}$  through a linear trend:

$$R_{\rm ON,OFF} = R_{\rm S} + \left(\frac{\rho_{\rm c,a}}{A}\right) \left(\frac{V_{\rm T} - IR_{\rm S}}{F}\right)$$
(3)

Thus the slope of the linear fit of R vs  $V_T$  is  $dR/dV_T \approx \rho/(AF)$ , allowing us to estimate an effective cross-sectional area of the bit in both its on and off states. Taking the resistivity of GST in the two states as  $\rho_a \sim 1 \ \Omega \cdot m$  and  $\rho_c \sim 10^{-4} \ \Omega \cdot m$ , respectively, Fas given above, and slopes of 0.5 (on-state) and 110 M $\Omega/V$ (off-state), we can obtain estimates of the bit area  $A_{\rm ON} \approx 2-4$  $\rm nm^2$  for the on-state and  $A_{\rm OFF} \approx 90-180 \ \rm nm^2$  for the off-state. The average on-state bit area is very similar to the typical CNT cross-sectional area, potentially suggesting conduction through a single GST filament bridging the two CNT electrode tips in



Figure 3. Device statistics and scaling. (a) On and off-state resistance of 102 self-aligned NW-CNT devices studied, plotted against their threshold voltages  $V_{\rm T}$ . The solid and dashed fits suggest approximately linear scaling between R and  $V_{\rm T}$ , both governed by the bit size within the CNT nanogap (also see Figure 2a inset). The y-intercept of the on-state represents the remaining parasitic resistance, and the slopes of both lines can be used to estimate the approximate bit cross-sectional area (see text and Supporting Information). The average  $R_{\text{OFF}}/R_{\text{ON}} \approx 452$  and some devices have ratio ~2000, near the intrinsic limits achievable with the GST material. The right panel shows a histogram of the same data set. (b) SET and RESET programming currents of 13 self-aligned devices suggest approximately linear scaling as a function of CNT electrode tip area (also see Supporting Information). The solid (dashed) line are a fit of the SET (RESET) current with a slope of 0.17  $\mu$ A/nm<sup>2</sup> (0.64  $\mu$ A/nm<sup>2</sup>). The latter is an important figure, representing the expected scaling of RESET current near the fundamental limits of PCM technology.

the nanogap. A similar filamentary-switching was recently proposed for PCM devices with one-sided CNT contacts.<sup>12</sup> The average off-state bit area is slightly smaller than the cross-section of the NWs. Given that the NWs are all ~10 nm tall (the deposited GST thickness), this suggests that the off-state leakage current is spread across approximately 9–18 nm of the width of the NWs (which are all somewhat wider than this).

Figure 3b also finds that the RESET and SET currents scale approximately with the electrode tip area, estimated as  $\pi d^2/4$ where *d* is the CNT diameter. The self-aligned device with 1.7 nm diameter CNT electrodes has  $I_{\text{RESET}} \approx 1.6 \,\mu$ A, which represents one of the lowest currents ever measured<sup>11,12</sup> for nanoscale PCM (also see scaling trend in Supporting Information Figures S8 and S9 and surrounding discussion). The estimated energy per bit during SET is ~30 fJ and during RESET ~80 fJ, the latter being limited by the approximately ~30 ns pulse widths used in our setup, which in principle could be reduced by another order of magnitude. Such tiny dimensions and low energy consumption could allow for high-density, energy-saving, solid-state storage for portable devices and data servers.<sup>14</sup>

We now turn to the broader applications of our self-aligned fabrication method. Other than studying the fundamental limits of PCMs, this powerful but simple lithography-free technique could be used to probe other nanomaterials by automatically aligning them with CNT electrodes. For instance, this approach could enable study of precisely positioned nanoparticles,<sup>30</sup>

individual molecules<sup>31</sup> or DNA strands.<sup>32</sup> Figure 4a–c shows how the nanotrench width W (and subsequent NW) can be tuned by the power input to the CNT heater during trench formation. Figure 4d shows 17 nanotrench widths as a function of the CNT input power, compared to the results of a computational model (detailed in the Supporting Information). Two examples of other NWs (Au and HfO<sub>x</sub>) self-aligned with CNTs through the same process are shown in Figure 4e,f, and more are given in Supporting Information Figure S15.

We have been able to fabricate self-aligned NWs down to ~40-nm wide, and our simulations suggest widths near ~10 nm could be achieved with thinner PMMA, lower background temperature, or the use of pulsed heating (Supporting Information). To be more specific, our simulations (Figure 4d and Supporting Information Figure S14) suggest that the minimum nanotrench width is limited by the PMMA thickness, which in turn is limited by the need to achieve successful lift-off of the nanowire pattern. Thus, if a nanowire is desired, this lower limit may be of the order 20-30 nm. However, if only the nanotrench is used in a future study without the need for lift-off (e.g., filling it with molecules to be electrically probed by the CNT), then nanotrenches as narrow as <10 nm could be achieved, limited only by radial heat flow from the CNT and using ~10 nm thin PMMA layers. Other thermally decomposing resists could also be used instead of PMMA, and such issues along with other optimizations will be explored in future work.

In summary, we developed a novel technique to fabricate sub-50 nm NWs that are self-aligned to CNT electrodes without the need for complex lithography. This enabled us to study PCM devices with bits of a few hundred cubic nanometers, confined by the CNT nanogap and NW width. Such self-aligned PCM devices show ultrasmall power consumption, improved endurance, and extremely high off/ on ratios approaching the intrinsic limits of the PCM. The powerful yet simple nanofabrication method could also serve as an excellent platform to study other nanoelectronic and molecular devices and materials self-aligned with CNT electrodes.

Methods. Carbon nanotubes (CNTs) were grown by chemical vapor deposition (CVD) from Fe catalyst on SiO<sub>2</sub> (90 nm)/Si substrates.<sup>17,18</sup> Metal contacts were deposited by successive electron-beam (e-beam) evaporation of Ti/Pd/Au (0.5/20/20 nm). Devices were annealed in vacuum or Ar flow at 300-400 °C for an hour after metal deposition to improve contact resistance. For nanotrench formation, PMMA 495 A2 (from MicroChem) was spun onto the device, usually at 4500 rpm. PMMA thickness was measured by ellipsometry. The nanogaps in CNTs were formed by electrical cutting in air ambient under Ar flow nozzle.<sup>11,17</sup> GST was deposited by DC sputtering under 3 mTorr of Ar flow, with a deposition rate of 0.1 Å/s. GST film thickness (~10 nm) was confirmed by both AFM and X-ray reflectivity (XRR) measurements. DC sputtering power was kept minimal ( $\sim 6$  W) for better lift-off results. Lift-off was performed in acetone solution with mild sonication (5-10 s) typically used to achieve cleaner results. To test for leakage, we also performed control experiments on CNTs without GST, which did not switch reversibly.

Electrical measurements were performed with a Keithley 4200 Semiconductor Characterization System (SCS), a Keithley 3402 Pulse Generator, a Hewlett-Packard 59307A VHF switchbox and an Agilent InfiniiVision MSO7104A oscilloscope. Some electrical measurements were performed in vacuum in a Janis ST-100-UHV-4 probe station equipped



Figure 4. Tuning nanotrench formation and other applications. (a–c) AFM images of nanotrench formed in PMMA after the CNT is biased at different voltage and power for 5 s each, as listed on the panels. A metallic CNT was used with  $L \sim 2.4 \,\mu\text{m}$  and  $d \sim 2.5 \,\text{nm}$ . Nanotrenches were formed in vacuum and AFM imaged in air. The PMMA was removed and respun (~50 nm thick) after each step. Narrower trenches do not reach the Pd electrodes (at top-left and bottom-right of each image) due to cooling effect of metal contacts.<sup>13</sup> (d) Nanotrench widths scale approximately sublinearly with the input power per CNT length. Red stars are from the same device in panels a–c; blue squares are from other devices. The dashed curve is a computational model detailed in the Supporting Information. Error bar shows typical uncertainty in nanotrench width from the AFM measurement. Additional uncertainty (versus the model) is introduced by possible PMMA reflow during heating. (e,f) Electrical measurements and AFM images of two self-aligned NWs (~60 nm wide) with CNT electrodes enabled by this process. (e) Au NW aligned in series with semiconducting CNT, showing that gating of CNT (with bottom Si substrate,  $V_G$ ) still controls current flow. (f) HfO<sub>x</sub> NW aligned on metallic CNT nanogap.  $V_D$  is the voltage applied across the Pd electrodes of the CNT. All scale bars are 1  $\mu$ m.

with a heating stage (up to 650 K). Threshold voltages ( $V_{\rm T}$ ) were determined from DC current sweeps with 40 V compliance. Reversible SET/RESET programming was performed with pulsed voltages. The pulse current amplitudes were calculated from the applied voltage and the known device resistance (*I*–*V* curves). The endurance measurements were automated via LabVIEW scripts. AFM measurements of CNT diameter,<sup>33</sup> length, and device topography were performed with an Asylum MFP-3D system. Most AFM measurements were done in air in tapping mode scan with a silicon tip of initial radius ~7 nm. The scan rate is typically 3–5  $\mu$ m/s.

## ASSOCIATED CONTENT

## **S** Supporting Information

Details of CNT device fabrication; PMMA film spin-coating, GST deposition and lift-off conditions; more AFM images of the self-aligned PCM nanowire devices; electrical characterization setup; additional data analysis; nanotrench formation process; finite element modeling; and applications of nanotubenanowire self-aligned techniques. This material is available free of charge via the Internet at http://pubs.acs.org.

## AUTHOR INFORMATION

### Corresponding Author

\*E-mail: epop@illinois.edu.

#### **Present Address**

<sup>⊥</sup>Korea Research Institute of Standards and Science, Daejeon 305–340, Korea.

#### **Author Contributions**

<sup>#</sup>Authors contributed equally.

#### Notes

The authors declare no competing financial interest.

## ACKNOWLEDGMENTS

The authors thank R. Bez, D. Estrada, N. Wang, F. Zhang, H.-S.P. Wong and J. Liang for support and suggestions. Experiments were carried out in part at the Frederick Seitz Materials Research Laboratory at the University of Illinois. This work was sponsored by the Materials Structures and Devices (MSD) Focus Center, under the Focus Center Research Program (FCRP), a Semiconductor Research Corporation entity. Additional support was provided by the Office of Naval Research (ONR) Young Investigator Program Grant N00014-10-1-0853 (E.P.), a Beckman Graduate Fellowship (F.X.), Fondazione Cariplo Grant 2010-1055 (D.I.), and a Nanotechnology Research Initiative (NRI) Fellowship (A.L.).

## REFERENCES

(1) Khajetoorians, A. A.; Wiebe, J.; Chilian, B.; Wiesendanger, R. Science 2011, 332, 1062.

(2) McCamey, D. R.; Van Tol, J.; Morley, G. W.; Boehme, C. Science 2010, 330, 1652.

- (3) Borghetti, J.; Snider, G. S.; Kuekes, P. J.; Yang, J. J.; Stewart, D. R.; Williams, R. S. *Nature* **2010**, *464*, 873.
- (4) Waser, R.; Aono, M. Nat. Mater. 2007, 6, 833.
- (5) Wuttig, M.; Yamada, N. Nat. Mater. 2007, 6, 824.

(6) Burr, G. W.; Breitwisch, M. J.; Franceschini, M.; Garetto, D.; Gopalakrishnan, K.; Jackson, B.; Kurdi, B.; Lam, C.; Lastras, L. A.; Padilla, A.; Rajendran, B.; Raoux, S.; Shenoy, R. S. *J. Vac. Sci. Technol., B* **2010**, *28*, 223.

(7) Wong, H. S. P.; Raoux, S.; Kim, S.; Liang, J. L.; Reifenberg, J. P.;
Rajendran, B.; Asheghi, M.; Goodson, K. E. *Proc. IEEE* 2010, 98, 2201.
(8) Lee, S.-H.; Jung, Y.; Agarwal, R. *Nat. Nanotechnol.* 2007, 2, 626.

## **Nano Letters**

(9) Meister, S.; Schoen, D. T.; Topinka, M. A.; Minor, A. M.; Cui, Y. Nano Lett. **2008**, *8*, 4562.

- (10) Yu, D.; Brittman, S.; Lee, J. S.; Falk, A. L.; Park, H. Nano Lett. 2008, 8, 3429.
- (11) Xiong, F.; Liao, A. D.; Estrada, D.; Pop, E. Science 2011, 332, 568.
- (12) Liang, J.; Jeyasingh, R. G. D.; Chen, H.-Y.; Wong, H.-S. P. IEEE Trans. Electron Devices 2012, 59, 1155.
- (13) Xiong, F.; Liao, A.; Pop, E. Appl. Phys. Lett. 2009, 95, 243103.
- (14) Pop, E. Nano Res. 2010, 3, 147. (15) Chua, E. K.; Shi, L. P.; Zhao, R.; Lim, K. G.; Chong, T. C.;
- Schlesinger, T. E.; Bain, J. A. Appl. Phys. Lett. 2010, 97, 183506.
- (16) Kang, M. J.; Park, T. J.; Kwon, Y. W.; Ahn, D. H.; Kang, Y. S.; Jeong, H.; Ahn, S. J.; Song, Y. J.; Kim, B. C.; Nam, S. W.; Kang, H. K.;
- Jeong, G. T.; Chung, C. H. IEEE Int. Electron Devices Meet. 2011, 39.
- (17) Liao, A. D.; Alizadegan, R.; Ong, Z. Y.; Dutta, S.; Xiong, F.; Hsia, K. J.; Pop, E. *Phys. Rev. B* **2010**, *82*, 205406.

(18) Estrada, D.; Dutta, S.; Liao, A.; Pop, E. *Nanotechnology* **2010**, *21*, 085702.

(19) Zhang, H.; Wong, C.-L.; Hao, Y.; Wang, R.; Liu, X.; Stellacci, F.; Thong, J. T. L. *Nanoscale* **2010**, *2*, 2302.

(20) Jin, C. Y.; Li, Z. Y.; Williams, R. S.; Lee, K. C.; Park, I. Nano Lett. **2011**, *11*, 4818.

- (21) Qi, P.; Javey, A.; Rolandi, M.; Wang, Q.; Yenilmez, E.; Dai, H. J. Am. Chem. Soc. 2004, 126, 11774.
- (22) Thiele, C.; Engel, M.; Hennrich, F.; Kappes, M. M.; Johnsen, K. P.; Frase, C. G.; Lohneysen, H. V.; Krupke, R. *Appl. Phys. Lett.* **2011**, 99, 173105.
- (23) Ielmini, D. Phys. Rev. B 2008, 78, 035308.
- (24) Bichet, O.; Wright, C. D.; Samson, Y.; Gidon, S. J. Appl. Phys. 2004, 95, 2360.
- (25) Servalli, G. IEEE Int. Electron Devices Meet. 2009, 113-116.
- (26) Mitra, M.; Jung, Y.; Gianola, D. S.; Agarwal, R. Appl. Phys. Lett. 2010, 96, 222111.

(27) Li, J.; Luan, B.; Hsu, T. H.; Zhu, Y.; Martyna, G.; Newns, D.; Cheng, H. Y.; Raoux, S.; Lung, H. L.; Lam, C. *IEEE Int. Electron Devices Meet.* **2011**, 291.

- (28) Boniardi, M.; Ielmini, D. Appl. Phys. Lett. 2011, 98, 243506.
- (29) Ritala, M.; Pore, V.; Hatanpaa, T.; Heikkila, M.; Leskela, M.; Mizohata, K.; Schrott, A.; Raoux, S.; Rossnagel, S. M. *Microelectron. Eng.* **2009**, *86*, 1946.

(30) Lin, Y. C.; Bai, J. W.; Huang, Y. Nano Lett. 2009, 9, 2234.

(31) Guo, X.; Small, J. P.; Klare, J. E.; Wang, Y.; Purewal, M. S.; Tam, I. W.; Hong, B. H.; Caldwell, R.; Huang, L.; O'Brien, S.; Yan, J.; Breslow, R.; Wind, S. J.; Hone, J.; Kim, P.; Nuckolls, C. Science 2006, 311, 356.

(32) Venkatesan, B. M.; Estrada, D.; Banerjee, S.; Jin, X.; Dorgan, V. E.; Bae, M.-H.; Aluru, N. R.; Pop, E.; Bashir, R. *ACS Nano* **2012**, *6*, 441.

(33) Alizadegan, R.; Liao, A. D.; Xiong, F.; Pop, E.; Hsia, K. J. Nano Res. 2012, 5, 235.

# **Supplementary Information**

# Self-Aligned Nanotube-Nanowire Phase Change Memory

Feng Xiong<sup>1,2,3</sup>, Myung-Ho Bae<sup>1,2,4,\*</sup>, Yuan Dai<sup>1,2,\*</sup>, Albert D. Liao<sup>1,2</sup>, Ashkan Behnam<sup>1,2</sup>, Enrique A. Carrion<sup>1,2</sup>, Sungduk Hong<sup>1,2</sup>, Daniele Ielmini<sup>5</sup> and Eric Pop<sup>1,2,3</sup>

<sup>1</sup>Micro & Nanotechnology Lab, University of Illinois, Urbana-Champaign, IL 61801, USA
 <sup>2</sup>Dept. of Electrical & Computer Eng., University of Illinois, Urbana-Champaign, IL 61801, USA
 <sup>3</sup>Beckman Institute, University of Illinois, Urbana-Champaign, IL 61801, USA
 <sup>4</sup>Present address: Division of Convergence Technology, Korea Research Institute of Standards and Science, Daejeon 305-340, Korea
 <sup>5</sup>Dipartimento di Elettronica e Informazione, Politecnico di Milano, 20133 Milano, Italy

\*Authors contributed equally. Contact: <u>epop@illinois.edu</u>

# **Table of Contents:**

- 1. Fabrication of Carbon Nanotube Devices
- 2. PMMA Coating, GST Deposition and Lift-Off
- 3. Atomic Force Microscopy (AFM)
- 4. Experimental Setup for Electrical Characterizations
- 5. More Data Analysis
- 6. Nanotrench Formation
- 7. Finite Element Modeling
- 8. Applications to Metal Nanowire and Resistive Random Access Memory (RRAM)

## 1. Fabrication of Carbon Nanotube Devices

Carbon nanotubes (CNTs) were grown by chemical vapor deposition (CVD) using a mixture of CH<sub>4</sub> and C<sub>2</sub>H<sub>4</sub> as the carbon feedstock, and H<sub>2</sub> as the carrier gas at 900 °C<sup>1</sup>. Fe (~2 Å thick deposited by e-beam evaporation) is used as the catalyst for CNT growth. The catalyst was deposited on ~90 nm thick SiO<sub>2</sub> and highly p-doped Si wafers. Patterned catalyst islands are formed using photolithography and lift-off. Prior to growth, the catalyst was annealed at 900 °C in Ar environment to ensure the formation of Fe nanoparticles, from which the CNTs grow. The flow rate of CH<sub>4</sub> to C<sub>2</sub>H<sub>4</sub> was large (~50:1) to grow predominantly single-walled CNTs or smalldiameter (<5 nm) multi-wall CNTs. The nanotubes were contacted with Ti/Pd/Au (0.5/20/20 nm) electrodes defined using photolithography. An image of a typical CNT device is shown in Fig. 1a-b of the main text. The electrode separation on our test chips is varied from  $L \approx 1-5 \mu m$ , although the exact CNT length is not essential for low-power GST switching, with the CNTs being much more conductive than the GST bit (~100 k $\Omega$  vs. 1 M $\Omega$  – 1 G $\Omega$ ; also see main text Fig. 3)<sup>2</sup>.

# 2. PMMA Coating, GST Deposition and Lift-Off

*-PMMA Coating:* After fabricating the CNT device, we spin a thin layer of poly(methyl methacrylate) (PMMA). The thin film thickness can be controlled by varying the spin rate and/or adding A-thinner into the PMMA 495 A2 solution. A thinner PMMA layer generates narrower nanotrenches upon Joule heating; while a thicker PMMA layer gives better lift-off results. The PMMA thickness was measured by ellipsometry and confirmed by AFM measurement. Table S1 shows the PMMA thickness under different conditions. Typical PMMA thickness used in this study is ~50 nm. The device is then baked at 200 °C for 90 seconds after spin coating.

-GST Deposition: In this work, Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> (GST) is deposited by dc sputtering with an AJA ATC 2000 custom four gun co-sputtering system. The GST sputtering target is of 99.999% purity, customer made from ACI Alloys Inc. Deposition power (6 W) and rate (0.1 Å/s) was kept minimal so as to minimize the damage to the PMMA thin film and to the CNT. This would ensure a smoother lift-off later on. Nevertheless, GST deposition by sputtering is found to cause some damage to semiconducting CNTs. By contrast, metallic CNTs appear to survive GST sputtering with little damage, most likely by virtue of being small-diameter multi-walled CNTs (i.e. it is possible that the outer wall protects the inner walls from sputtering damage). The GST thin film thickness is ~10 nm, confirmed by both X-ray reflectivity (XRR) and AFM measurements. Figure S2 depicts the XRR measurement results from a Philips Xpert Pro XRD system on a control sample (GST thin film on Si wafer).

| Solution Composition    | RPM  | Thickness (nm) |
|-------------------------|------|----------------|
| 50% PMMA, 50% A-thinner | 4000 | 27             |
| 75% PMMA, 25% A-thinner | 4000 | 40             |
| 100% PMMA               | 6000 | 45             |
| 100% PMMA               | 4500 | 52             |
| 100% PMMA               | 3500 | 57             |
| 100% PMMA               | 2500 | 86             |
| 100% PMMA               | 1500 | 113            |

Table S1 | PMMA Thickness. PMMA thickness under different spin rates and compositions.



After GST deposition, we sometimes deposit a thin layer of encapsulation to prevent oxidation of GST when exposed to laboratory air. This capping layer also acts as a mechanical cap to suppress volume changes caused by phase change and improve device lifetime. We first tried sputtering 5 to 10 nm of SiO<sub>2</sub> or Al<sub>2</sub>O<sub>3</sub> right after GST deposition without breaking the vacuum to obtain a clean interface between GST and the oxide cap. However, RF sputtering of either oxide would require relatively high power (> 100 W), which damages the PMMA film quality and often causes lift-off issues. Moreover, depositing the capping layer before lift-off would leave the sidewalls of the GST nanowire uncovered. Thus we chose to first perform lift-off to form the self-aligned GST nanowire; then we used e-beam evaporation to deposit ~10 nm of SiO<sub>2</sub> to cover up the entire sample. The e-beam evaporation was done in a Denton e-beam optical coater. Liftoff is performed by immersing the sample in warm acetone (50 to 60 °C) for 30 minutes. Sonicating the solution for 5 to 10 seconds improves lift-off results, though prolonged sonication is detrimental to the CNT device. In Fig. 1 (main manuscript) and Fig. S3 below, we show AFM measurements of a typical self-aligned nanotube-nanowire device at different stages.

# 3. Atomic Force Microscopy (AFM)

The AFM imaging was performed using a MFP3D<sup>TM</sup> Asylum AFM. Most scans were done in tapping mode with a silicon tip that has a nominal radius of 7 nm. The scan size was typically kept small, less than 5  $\mu$ m × 5  $\mu$ m with a scan rate of 1 Hz. The resolution was 512 × 512. The drive amplitude and set point were carefully monitored to ensure good tracking of the surface.



Figure S3 | AFM imaging of self-aligned CNT-NW device at various fabrication steps. a, AFM imaging of initial CNT device with a length of ~2  $\mu$ m and diameter ~2.5 nm. b, AFM image of the PMMA nanotrench formed along CNT due to Joule heating. The PMMA film is 50 nm thick and the trench is ~113 nm wide. The inset is an optical image of this device. c, AFM image of the self-aligned PCM nanowire after GST deposition and lift-off. The GST nanowire is 10 nm thick. The scale bars are 1  $\mu$ m. Also see Fig. 1 in main text.

# 4. Experimental Setup for Electrical Characterization

-DC measurements: All dc electrical characterizations were performed with a Keithley 4200 semiconductor characterization system (SCS). Some electrical measurements (e.g. PMMA nanotrench formation) were performed in vacuum (~10<sup>-5</sup> torr) in a Janis ST-100-UHV-4 probe station equipped with a heating stage. Electrical breakdown of CNTs to form the nanogap was done in a probe station in air ambient, under an Ar flow nozzle<sup>4</sup>. During the dc SET operation of the PCM device (amorphous to crystalline or a  $\rightarrow$  c transition), we monitored the voltage across the device while sweeping the current gradually. This prevents a sudden increase in current caused by large increase in device conductance during the phase change. The voltage compliance is set at 40 V during the current sweep. Note that SET transitions were created both with dc current sweeps (as outlined above and in Fig. 2b) and pulsed voltages (as outlined below).

*-Pulsed measurements:* We used a Keithley 3402 pulse generator to produce all the programming pulses. The SET pulse is typically 300-ns wide with 50-ns rising/falling edges; the RESET pulse is usually 50-ns in width with 2-ns edges. Shorter pulses, down to ~30-ns width have also been used to obtain lower programming energy per bit (see main text). However, the lower bound of our pulse capability is limited by our setup and specifically by the capacitance of the large contact pads to the CNT device. In principle, PCM switching even with ~1-ns pulse widths should be achievable as suggested by previous work<sup>5-6</sup>. This would reduce the operating energy in this work to the regime of single femtojoules per bit.

-Memory endurance test: Device endurance tests are automated via LabVIEW scripts. A typical cycle of the endurance test includes: 1) read the a-GST resistance at 0.5 V using Keithley 4200 SCS; 2) send a SET pulse for  $a \rightarrow c$  phase transition using the pulse generator; 3) read the c-GST resistance at 0.5 V; 4) send a RESET pulse for  $c \rightarrow a$  transition. A Hewlett-Packard 59307A VHF switchbox is used to switch the device connection between SCS and the pulse generator. Figure S4 shows the connections of a typical endurance test.



## **<u>5. More Data Analysis</u>**

-Self-aligned PCM nanotube-nanowire devices: A total of 102 self-aligned CNT-NW devices were tested in total. In addition to the characteristics shown in the main text, dc electrical and AFM measurements of other self-aligned PCM devices are shown in Fig. S5.



- $V_T$  reduction: As mentioned in the main text (Fig. 2b), the threshold voltage  $V_T$  of such devices typically decreases and stabilizes after a few programming cycles. This reduction in  $V_T$  is not uncommon, since the as-deposited amorphous material is different from the melt-quenched a-GST<sup>7</sup>. In Fig. S6a, we present a histogram of the initial  $V_T$  (bottom pane) and after several cycles of "burn-in" (top pane) for 24 devices. The  $V_T$  reduction ranges from 3.2% to as much as 40.3%, with an average of ~23%. In Fig. S6b, we see that the final  $V_T$  is ~77% of initial  $V_T$ .





*-Resistance off/on ratio:* Figure S7a shows the histogram of  $R_{off}/R_{on}$  for the 102 self-aligned PCM devices studied. The average  $R_{off}/R_{on} \sim 453$  with the highest ratio ~2200. These values are >10× higher than previously reported in Ref. 3, due to the elimination of parallel leakage pathways. We also plotted the  $R_{off}/R_{on}$  against their respective threshold voltages in Fig. S7b.

-Device scaling analysis: We plot the threshold voltage  $V_T$  as a function of the initial CNT length in Fig. S8a and found a weak positive correlation. This is consistent with previous findings suggesting longer CNTs create larger nanogaps with our electrical breakdown method, which in turn results in higher threshold voltage<sup>4, 8</sup>. Longer CNTs also introduce slightly larger parasitic series resistance to the nanoscale PCM bit. Figure S8b plots the RESET current as a function of the GST nanowire width. There is no obvious trend in the plot. Coupled with findings shown in Fig. 3b in the main text, this suggests that the active bit phase change region is primarily determined by the CNT electrode size, and less so by the NW width<sup>3</sup>.

**-RESET current scaling:** To see how this work compares to state-of-the-art PCM devices, Fig. S9a plots the RESET current against the CNT electrode contact area for our self-aligned de-



**Figure S8** | **Dimension dependences. a**, Threshold voltage plotted as a function of the CNT length. Longer CNTs typically produce larger nanogaps upon cutting by breakdown. They also introduce slightly larger parasitic series resistance. Thus we observe a weak proportional relationship between CNT length and  $V_{\rm T}$ . **b**, RESET current plotted against the PCM nanowire width. There is no obvious dependence here, suggesting the active phase region depends on the CNT electrode size, and is more localized rather than spanning the actual nanowire width.



vices as well as other PCM devices reported in the literature<sup>9-10</sup>. We can see that our results fit with the general scaling trend observed, and scale approximately as  $\sim A^{0.83}$ , where A is the contact area. This is expected for PCM devices that scale non-isotropically<sup>11</sup> (area and thickness are not scaled similarly), since the CNT diameter and the nanogap size do not correlate perfectly in our devices. The current densities of our PCM-NW devices and other PCM devices are plotted in Fig. S9b. The power fit (dashed line) has a slope of -0.17, consistently with Fig. S9a.

-*Resistance drift:* Figure S10 depicts drift behavior of two more self-aligned PCM nanotubenanowire devices after RESET, with and without oxide capping layers. We observe the same trend as reported in the main text (Fig. 2f) and by others<sup>12-13</sup>. The resistance drift in the PCM nanowires is extremely low when uncapped. The drift coefficient for capped devices is slightly higher, but in line with previous measurements<sup>9, 11-12</sup>.

-Activation energy: We also measured the activation energy of a-GST in our devices by measuring the subthreshold *I-V* characteristics at different temperatures (Fig. S11a). In Fig.







S11b, we can see that the activation energy of a-GST decreases as the applied bias increases, consistent with the Poole-Frenkel transport mechanism expected for amorphous chalcogenides<sup>14</sup>.

-Device failure mode after cycling: The typical failure mode for our self-aligned PCM devices after cycling is the "stuck-reset" failure. In some cases, the device resistance enters into the high-resistance state after a reset pulse; and subsequent set pulses are not able to switch the device into the low-resistance anymore. We suspect these sudden failures are due to void formation and delamination in the PCM bit that irreversibly cut off the electrical pathway. In other cases, the device resistance remains low after the original reset pulse; applying a higher amplitude reset pulse can switch the device into the high-resistance state, at which point the device subsequently gets stuck, and it cannot be switched on by another set pulse. We attribute this behavior to possible crystalline halo formation around the nanogap, in devices where the NW constriction is not sufficiently narrow. And as we increase the reset voltage to try to re-amorphize the device, the catastrophic delamination/void formation process happens which severs the conduction path.

## **<u>6. Nanotrench Formation</u>**

*Power dependence:* The self-aligned nanofabrication process is not only a good approach to examine the fundamental scaling of PCM devices, but it also has the potential to be used as a platform for many other relevant applications. For instance, the nanotrench could be used to precisely position and measure other types of nanowires, nanoparticles, or even single molecules (such as DNA strands) between the two CNT electrodes. In order to extend the utility of this method, it is important to understand and control the nanotrench formation process. The nanotrench width depends on many parameters such as input power, bias duration, ambient temperature, PMMA thickness etc. Figure 4 in the main text already illustrates how the trench width varies with input power. In Fig. S12 below, we present additional AFM images of nanotrench formation under various power input conditions.



**Figure S12** | **Power dependence of nanotrench width. a–e**, AFM images of the nanotrench in PMMA after a metallic CNT device is biased at different power levels for 5 s. The CNT has a length of ~2.4  $\mu$ m and a diameter of ~2.5 nm. All electrical measurements are performed in vacuum; then the remaining PMMA was rinsed off in acetone and a fresh 50-nm thick PMMA layer was spun on the device. The scale bars are 1  $\mu$ m. **f**, Height profile of the nanotrench by AFM measurement done on (**c**) in the marked region.

-*Time dependence:* We studied how the width of the nanotrench of a typical CNT device (Fig. S13a) covered by ~50 nm of PMMA changed as a function of the applied bias time, with everything else being constant. Figures S13b-d show the AFM images of the nanotrench of this device under 25 V dc bias for 1 s, 5 s and 10 s, respectively. The nanotrench width increases from 61 nm to 80 nm between 1 and 5 s, with no further increase beyond 5 s. This time scale is much longer than the thermal time constant of the system (a few hundreds of nanoseconds), suggesting that viscous flow plays a role in the trench formation process.



## 7. Finite Element Modeling

-Simulation model: We developed a finite element model using COMSOL Multiphysics to numerically evaluate the temperature profile in PMMA during nanotrench formation. This also serves as the simulation platform that could guide us in optimizing the nanotrench formation process in the future. The schematics of this 3-dimensional model are shown in Fig. S14. In order to save simulation resources and time, we assumed that the device is perfectly symmetric and only simulated one quadrant. The planes of symmetry are along the CNT axis and the plane perpendicular to the CNT. The CNT diameter is 2 nm with a total length of 2  $\mu$ m, on top of 90-nm thick SiO<sub>2</sub> (area = 50  $\mu$ m × 5  $\mu$ m). The bottom Si layer is 100  $\mu$ m thick. The PMMA thin film is on top of the oxide layer and is typically 50 nm thick, unless otherwise specified.

The thermal conductivities of the CNT, SiO<sub>2</sub>, Si and PMMA are 3300, 1.4, 150 and 0.2 W/(m·K), respectively<sup>15</sup>. Thermal boundary resistances<sup>16</sup> are simulated at all interfaces and have typical values ranging from  $0.5 - 1 \times 10^8$  W/(m<sup>2</sup>·K). Convection cooling and radiation loss can be ignored in this model. Thus, most external boundary conditions are set as adiabatic, except at the bottom and sidewall, where the temperature is set as the constant ambient temperature.

-Simulation results: The PMMA boiling point is assumed to be  $T_b \sim 260$  °C. The nanotrench width is calculated by plotting the temperature contour in PMMA, as in Fig. 4d of the main text. Figure S14c summarizes the simulation results at different temperatures (200-400 K) and different input power. These results show an approximately sub-linear scaling trend, and suggest that we could create sub-20 nm trenches at low ambient temperatures and lower input power. These possibilities will be investigated in more details in the future.



**Figure S14** | **COMSOL simulation model. a**, Schematics of the simulated geometry. **b**, Temperature contour of the cross-sectional plane at the center of the CNT. The highest temperature plotted here is 260  $^{\circ}$ C, roughly corresponding to the boiling point of PMMA. This allows extraction of the approximate nanotrench width, if PMMA reflow can be ignored. **c**, Simulation of variation of nanotrench width vs. input power/length at several background temperatures. A comparison with experimental data is given in Fig. 4d of the main text.

# 8. Applications to Metal Nanowire and Resistive Random Access Memory (RRAM)

*-Metal nanotube-nanowire devices:* Other than PCM device scaling, we have also explored other applications of this self-aligned fabrication technique. Figure S15 shows results for self-aligned Au NWs deposited into the nanotrench along a CNT. Due to the contact cooling effect, there exists a thermal healing length along the CNT near the contacts where the temperature is low<sup>17</sup>. This is evident in some AFM images, when the nanotrench does not form all the way to



**Figure S15** | **Self-aligned Au nanowires. a**, AFM image of self-aligned Au nanowire device, with a length of 2.82  $\mu$ m, a width of 58 nm and a CNT diameter of 2.0 nm. The CNT was initially semi-conducting. **b**,  $I_d$ - $V_d$  characteristics of the device after Au deposition. **c**,  $I_d$ - $V_g$  characteristics of the device after the Au nanowire deposition. We can still observe the semi-conducting behavior of the underlying CNT. **d**, AFM image of another self-aligned Au nanowire device, with a length of 2.04  $\mu$ m, a width of 57 nm and a CNT diameter of 2.5 nm. The CNT was initially metallic. **e**,  $I_d$ - $V_d$  characteristics of the device after Au deposition. **f**,  $I_d$ - $V_g$  characteristics of the device after the Au nanowire deposition. We can still observe the metallic behavior of the underlying CNT. The scale bars are 1  $\mu$ m.

the metal contact, and no Au can be deposited. Thus, by creating the nanotrench in PMMA via local Joule heating and then evaporating Au into the trench, we could fabricate a much shorter CNT device with length in the hundreds and even tens of nanometer regime, as shown in Fig. S15a (here for a semiconducting CNT). Thus, in Fig. S15a-c we created a "short" Au nanowire in series with a "short" semiconducting CNT, whereas in Fig. S15d-e we created a "long" Au nanowire positioned along a metallic CNT. Device *I-V* curves in Fig. S15 suggest that semiconducting or metallic CNTs retain their original chirality after Au nanowire deposition.

-*RRAM nanotube-nanowire devices:*  $TiO_x$  and  $HfO_x$  are other materials as switching elements for future resistive random access memory (RRAM)<sup>18-19</sup>. We used our self-aligned process to fabricate RRAM nanotube-nanowire devices. In Fig. S16, we show AFM images of self-aligned  $TiO_x$  and  $HfO_x$  nanowires with CNT electrodes. Both oxides were 10 nm thick and ebeam evaporated. A non-Ohmic I-V characteristic, with a decrease of resistance at high voltage, is observed in both cases. The small hysteresis in the I-V curve of  $TiO_x$  under positive bias reveals a resistive-switching effect, while no hysteretic behaviors were seen in  $HfO_x$ . This might be due to the CNT nanogaps (typically ~50 nm) being too large for RRAM applications, as well as unoptimized metal-oxide composition.



**Figure S16** | **Self-aligned RRAM devices. a**, AFM image of self-aligned TiO<sub>x</sub> nanowire device, with a length of 2.4  $\mu$ m, a width of 84 nm and a CNT diameter of ~2.2 nm. **b**, *I-V* characteristics of the TiO<sub>x</sub> nanowire device. **c**, AFM image of self-aligned HfO<sub>x</sub> nanowire device, with a length of 2.6  $\mu$ m, a width of 63 nm and a CNT diameter of ~2.1 nm. **d**, *I-V* characteristics of the HfO<sub>x</sub> nanowire device. The scale bars are 1  $\mu$ m.

# **Supplementary References**

- 1. Liao, A.; Zhao, Y.; Pop, E. Phys. Rev. Lett. 2008, 101, 256804.
- 2. Xiong, F.; Liao, A.; Pop, E. Appl. Phys. Lett. 2009, 95, 243103.
- 3. Xiong, F.; Liao, A. D.; Estrada, D.; Pop, E. Science 2011, 332, 568-570.
- 4. Qi, P.; Javey, A.; Rolandi, M.; Wang, Q.; Yenilmez, E.; Dai, H. J. Am. Chem. Soc. 2004, 126, 11774.
- 5. Bruns, G.; Merkelbach, P.; Schlockermann, C.; Salinga, M.; Wuttig, M.; Happ, T. D.; Philipp, J. B.; Kund, M. *Appl. Phys. Lett.* **2009**, 95, 043108-3.
- 6. Wang, W. J.; Shi, L. P.; Zhao, R.; Lim, K. G.; Lee, H. K.; Chong, T. C.; Wu, Y. H. Appl. Phys. Lett. 2008, 93, 043121.
- 7. Raoux, S.; Burr, G. W.; Breitwisch, M. J.; Rettner, C. T.; Chen, Y.-C.; Shelby, R. M.; Salinga, M.; Krebs, D.; Chen, S.-H.; Lung, H.-L.; Lam, C. H. *IBM J. Res. & Dev.* **2008**, 52, 465-479.
- 8. Liao, A. D.; Alizadegan, R.; Ong, Z. Y.; Dutta, S.; Xiong, F.; Hsia, K. J.; Pop, E. *Phys. Rev. B* **2010**, 82, 205406.

9. Wong, H. S. P.; Raoux, S.; Kim, S.; Liang, J. L.; Reifenberg, J. P.; Rajendran, B.; Asheghi, M.; Goodson, K. E. *Proc. of IEEE* **2010**, 98, 2201-2227.

- 10. Pirovano, A.; Lacaita, A. L.; Benvenuti, A.; Pellizzer, F.; Hudgens, S.; Bez, R. *IEEE IEDM Tech. Dig.* 2003, 699-702.
- 11. Russo, U.; Ielmini, D.; Redaelli, A.; Lacaita, A. L. IEEE Trans. Elec. Dev. 2008, 55, 515-522.
- 12. Mitra, M.; Jung, Y.; Gianola, D. S.; Agarwal, R. Appl. Phys. Lett. 2010, 96, 222111.
- 13. Ielmini, D.; Sharma, D.; Lavizzari, S.; Lacaita, A. L. IEEE Trans. Elec. Dev. 2009, 56, 1070-1077.
- 14. Ielmini, D.; Zhang, Y. G. J. Appl. Phys. 2007, 102, 054517.
- 15. Chen, I. R.; Pop, E. IEEE Trans. Elec. Dev. 2009, 56, 1523-1528.
- 16. Pop, E. Nanotech. 2008, 19, 295202.

17. Pop, E.; Mann, D. A.; Goodson, K. E.; Dai, H. J. J. Appl. Phys. 2007, 101, -.

18. Chen, Y. S.; Lee, H. Y.; Chen, P. S.; Gu, P. Y.; Chen, C. W.; Lin, W. P.; Liu, W. H.; Hsu, Y. Y.; Sheu, S. S.; CHiang, P. C.; Chen, W. S.; Chen, F. T.; Lien, C. H.; Tsai, M.-J. *IEEE IEDM Tech. Dig.* **2009**, 105-108.

19. Yang, J. J.; Pickett, M. D.; Li, X. M.; Ohlberg, D. A. A.; Stewart, D. R.; Williams, R. S. Nat. Nanotechnol. 2008, 3, 429-433.